An Interconnect Topology Optimization by Tree Transformation.

dc.contributor.authorItthichai ARUNGSRISANGCHAI
dc.contributor.authorShuji TSUKIYAMA
dc.contributor.authorIsao SHIRAKAWA
dc.date.accessioned2025-07-21T05:47:09Z
dc.date.issued2002-01-01
dc.description.abstractSince the interconnect delay has become the dominating factor in circuit performance, and the demands for a better delay-minimization router are very high. In this paper, we propose an algorithm for finding an interconnect tree of a net that minimizes a weighted sum τ of delays to all sinks, where the weight assigned to a sink represents a criticality of the delay to the sink. The algorithm starts from a Steiner tree and repeats a tree transformation while the change of τ is monitored. Experimental results are also shown, which demonstrates the effectiveness of the algorithm, especially for MCM and PCB routing.
dc.identifier.doi10.5104/jiep.5.342
dc.identifier.urihttps://dspace.kmitl.ac.th/handle/123456789/206
dc.subjectMinification
dc.subjectSteiner tree problem
dc.subjectSink (geography)
dc.subjectElmore delay
dc.subjectTree (set theory)
dc.subject.classificationVLSI and FPGA Design Techniques
dc.titleAn Interconnect Topology Optimization by Tree Transformation.
dc.typeArticle

Files

Collections