An Interconnect Topology Optimization by Tree Transformation.
| dc.contributor.author | Itthichai ARUNGSRISANGCHAI | |
| dc.contributor.author | Shuji TSUKIYAMA | |
| dc.contributor.author | Isao SHIRAKAWA | |
| dc.date.accessioned | 2025-07-21T05:47:09Z | |
| dc.date.issued | 2002-01-01 | |
| dc.description.abstract | Since the interconnect delay has become the dominating factor in circuit performance, and the demands for a better delay-minimization router are very high. In this paper, we propose an algorithm for finding an interconnect tree of a net that minimizes a weighted sum τ of delays to all sinks, where the weight assigned to a sink represents a criticality of the delay to the sink. The algorithm starts from a Steiner tree and repeats a tree transformation while the change of τ is monitored. Experimental results are also shown, which demonstrates the effectiveness of the algorithm, especially for MCM and PCB routing. | |
| dc.identifier.doi | 10.5104/jiep.5.342 | |
| dc.identifier.uri | https://dspace.kmitl.ac.th/handle/123456789/206 | |
| dc.subject | Minification | |
| dc.subject | Steiner tree problem | |
| dc.subject | Sink (geography) | |
| dc.subject | Elmore delay | |
| dc.subject | Tree (set theory) | |
| dc.subject.classification | VLSI and FPGA Design Techniques | |
| dc.title | An Interconnect Topology Optimization by Tree Transformation. | |
| dc.type | Article |