Current mode pulse width modulation/pulse position modulation based on phase lock loop

dc.contributor.authorPichet Wisartpong
dc.contributor.authorVorapong Silaphan
dc.contributor.authorSunee Kurutach
dc.contributor.authorParamote Wardkein
dc.date.accessioned2025-07-21T05:58:09Z
dc.date.issued2017-05-01
dc.description.abstractAbstract In this paper, the fully integrated CMOS current mode PLL with current input injects at the place of input or output of the loop filter without summing amplifier circuit. It functions as PPM and PWM circuit is present. In addition, its frequency response is an analysis which electronic tuning BPF and LPF are obtained. The proposed circuit has been designed with 0.18 μ m CMOS technology. The simulation results of this circuit can be operated at 2.5 V supply voltage, at center frequency 100 MHz. The linear range of input current can be adjusted from 43 μ A to 109 μ A, and the corresponding duty cycle of pulse width output is from 93% to 16% and the normalized pulse position is from 0.93 to 0.16. The power dissipation of this circuit is 4.68 mW with the total chip area is 28 μ m × 60 μ m.
dc.identifier.doi10.1515/jee-2017-0026
dc.identifier.urihttps://dspace.kmitl.ac.th/handle/123456789/6443
dc.subjectDuty cycle
dc.subjectPulse-frequency modulation
dc.subject.classificationAdvancements in PLL and VCO Technologies
dc.titleCurrent mode pulse width modulation/pulse position modulation based on phase lock loop
dc.typeArticle

Files

Collections