A Compact 32-bit Architecture for an AES System
| dc.contributor.author | Somsak Choomchuay | |
| dc.contributor.author | Surapong Pongyupinpanich | |
| dc.contributor.author | Somsanouk Pathumvanh | |
| dc.date.accessioned | 2025-07-21T05:46:43Z | |
| dc.date.issued | 1970-01-01 | |
| dc.description.abstract | This paper describes a compact 32-bit architecture developed for the Rijndael ciphering/deciphering system. The implementation is complied with NIST Advanced Encryption Standard (AES). The design processes any 128-bit block data with 128-bit key. For the compact hardware, the field inversion circuit and the key scheduling circuits are shared by both the encryption and decryption process. The on-the-fly KeyScheduling implementation offers fast processing speed but with core size trade-off. According to the evaluation made on the targeted FPGA, the design can offer the throughput of 768 mbps at 264 MHz clock speed. | |
| dc.identifier.doi | 10.37936/ecti-cit.200511.51829 | |
| dc.identifier.uri | https://dspace.kmitl.ac.th/handle/123456789/3 | |
| dc.subject | AES implementations | |
| dc.subject | NIST | |
| dc.subject | Disk encryption hardware | |
| dc.subject.classification | Cryptographic Implementations and Security | |
| dc.title | A Compact 32-bit Architecture for an AES System | |
| dc.type | Article |