A Compact 32-bit Architecture for an AES System

dc.contributor.authorSomsak Choomchuay
dc.contributor.authorSurapong Pongyupinpanich
dc.contributor.authorSomsanouk Pathumvanh
dc.date.accessioned2025-07-21T05:46:43Z
dc.date.issued1970-01-01
dc.description.abstractThis paper describes a compact 32-bit architecture developed for the Rijndael ciphering/deciphering system. The implementation is complied with NIST Advanced Encryption Standard (AES). The design processes any 128-bit block data with 128-bit key. For the compact hardware, the field inversion circuit and the key scheduling circuits are shared by both the encryption and decryption process. The on-the-fly KeyScheduling implementation offers fast processing speed but with core size trade-off. According to the evaluation made on the targeted FPGA, the design can offer the throughput of 768 mbps at 264 MHz clock speed.
dc.identifier.doi10.37936/ecti-cit.200511.51829
dc.identifier.urihttps://dspace.kmitl.ac.th/handle/123456789/3
dc.subjectAES implementations
dc.subjectNIST
dc.subjectDisk encryption hardware
dc.subject.classificationCryptographic Implementations and Security
dc.titleA Compact 32-bit Architecture for an AES System
dc.typeArticle

Files

Collections